# Combinational Logic Circuits

ENCE260: Computer Architecture Topic 7

# Recap

Each byte in memory
has its own address,
which is transmitted on
the address bus.

|         |       | Byte 0 |       |       |       |       |       |       |        |
|---------|-------|--------|-------|-------|-------|-------|-------|-------|--------|
| Address | Bit 0 | Bit 1  | Bit 2 | Bit 3 | Bit 4 | Bit 5 | Bit 6 | Bit 7 |        |
| 0000    |       |        |       |       |       |       |       |       | Word 0 |
| 0001    |       |        |       |       |       |       |       |       | Word 1 |
| N       |       |        |       |       |       |       |       |       | Word N |



# Recap

The ALU performs

 arithmetic operations
 and logic comparisons,
 but only sends the result
 of one operation at a
 time to its output.



# Challenge

- What sort of hardware do we need to translate the values on the address bus to a single word-specific activation signal?
- How can we select which ALU operation's result is sent to the ALU output?

# Combinational Logic Circuits

ENCE260: Computer Architecture Topic 7

# Common Combinational Logic Circuits

- Decoders & Encoders
- Multiplexers & Demultiplexers
- Multibit Adders
- Multifunction Logic

- Typically used for selecting a memory location given an address:
- N address bits  $\rightarrow 2^N$  locations
- We want a separate output to be high for each possible combination of inputs.



• 2-to-4 Decoder

| Code  | $A_1$ | $A_0$ | $D_0$ | $D_1$ | $D_2$ | $D_3$ | Decoded |
|-------|-------|-------|-------|-------|-------|-------|---------|
| Input | 0     | 0     | 1     | 0     | 0     | 0     | Output  |
| •     | 0     | 1     | 0     | 1     | 0     | 0     | •       |
|       | 1     | 0     | 0     | 0     | 1     | 0     |         |
|       | 1     | 1     | 0     | 0     | 0     | 1     |         |

• 2-to-4 Decoder

| Code  | $A_1$ | $A_0$             |                  | $D_1$   |        |                  | Decoded |
|-------|-------|-------------------|------------------|---------|--------|------------------|---------|
| Input | 0     | 0                 | 1<br>0<br>0<br>0 | 0       | 0      | 0                | Output  |
| •     | 0     | 1                 | 0                | 1       | 0      | 0                | -       |
|       | 1     | 0                 | 0                | 0       | 1      | 0                |         |
|       | 1     | 1                 | 0                | 0       | 0      | 1                |         |
|       |       |                   | •                |         |        |                  |         |
|       | $D_0$ | $=\overline{A_1}$ | $\overline{A_0}$ | $D_2$ = | $=A_1$ | $\overline{A_0}$ |         |
|       |       | $=\overline{A_1}$ |                  | $D_3$ = |        |                  |         |

• 2-to-4 Decoder



#### • 2-to-4 Decoder



**SN74LVC1G139** 

SCES602E - AUGUST 2004 - REVISED JANUARY 2018

#### SN74LVC1G139 2-to-4 Line Decoder

#### 1 Features

- Available in the Texas Instruments
   NanoStar<sup>™</sup> and NanoFree<sup>™</sup> Packages
- Supports 5-V V<sub>CC</sub> Operation

#### 3 Description

This SN74LVC1G139 2-to-4 line decoder is designed for 1.65-V to 5.5-V  $\rm V_{\rm CC}$  operation.

The SN74LVC1G139 2-line to 4-line decoder is



#### • 2-to-4 Decoder



**SN74LVC1G139** 

SCES602E - AUGUST 2004 - REVISED JANUARY 2018

#### SN74LVC1G139 2-to-4 Line Decoder

#### 1 Features

15/08/21

- Available in the Texas Instruments
   NanoStar<sup>™</sup> and NanoFree<sup>™</sup> Packages
- Supports 5-V V<sub>CC</sub> Operation

#### 3 Description

This SN74LVC1G139 2-to-4 line decoder is designed for 1.65-V to 5.5-V  $\rm V_{\rm CC}$  operation.

The SN74LVC1G139 2-line to 4-line decoder is



• 3-to-8 Decoder



### Encoder

| Raw   | $D_0$ | $D_1$ | $D_2$ | $D_3$ | $A_1$ | $A_0$ | Encoded |
|-------|-------|-------|-------|-------|-------|-------|---------|
| Input | 1     | 0     | 0     | 0     | 0     | 0     | Output  |
| •     | 0     | 1     | 0     | 0     | 0     | 1     |         |
|       | 0     | 0     | 1     | 0     | 1     | 0     |         |
|       | 0     | 0     | 0     | 1     | 1     | 1     |         |



Tutorial: what would the logic circuit look like for this device?

- Multiplexers (muxes)
   select one or more of
   several inputs and
   send them to the
   output.
- N-to-1 muxes are most common, but can also get N-to-N/2 or N-to-N/4 muxes.



• 2:1 Multiplexer



|   | Inpu  | $\mathbf{t}$ | Output |
|---|-------|--------------|--------|
| S | $I_1$ | $I_2$        | O      |
| 0 | 0     | 0            | 0      |
| 0 | 0     | 1            | 0      |
| 0 | 1     | 0            | 1      |
| 0 | 1     | 1            | 1      |
| 1 | 0     | 0            | 0      |
| 1 | 0     | 1            | 1      |
| 1 | 1     | 0            | 0      |
| 1 | 1     | 1            | 1      |

• 2:1 Multiplexer



| Input | Output           |
|-------|------------------|
| S     | O                |
| 0     | $\overline{I_0}$ |
| 1     | $I_1$            |

$$O = \overline{S}I_0 + SI_1$$

• 2:1 Multiplexer



# Example: ALU

- ALUs can perform arithmetic calculations as well as logical comparisons.
- In practice, they do both a calculation and a comparison on every pair of inputs they are given.
- A mux is used to determine whether the arithmetic or logical result is sent to the output.



# Example: ALU



- Tutorial:
  - Carry out the design process (truth table, logic expression and circuit diagram) for a 4:1 multiplexer.
  - Combine two 2:1 multiplexers to make a 4:2 multiplexer.

# Demultiplexer

 Conceptually similar to a mux, but with swapped inputs and outputs.

| Inputs         |       |       | Outputs |       |       |       |  |  |
|----------------|-------|-------|---------|-------|-------|-------|--|--|
| I              | $S_1$ | $S_2$ | $Y_0$   | $Y_1$ | $Y_2$ | $Y_3$ |  |  |
| $\overline{1}$ | 0     | 0     | 1       | 0     | 0     | 0     |  |  |
| 1              | 0     | 1     | 0       | 1     | 0     | 0     |  |  |
| 1              | 1     | 0     | 0       | 0     | 1     | 0     |  |  |
| 1              | 1     | 1     | 0       | 0     | 0     | 1     |  |  |
| 0              | X     | X     | 0       | 0     | 0     | 0     |  |  |



### Adder

- We have already seen a full adder circuit that adds two 1-bit numbers, with carry in and carry out.
- We have also seen how to do binary addition on 4-bit 2's complement numbers (Tute 2).
- ALUs combine *N* 1-bit full adders, where *N* is the word length of the processor.

# I-Bit Adder

#### Full Adder



# 3-Bit Adder



### 3-Bit Adder

#### Full Adder



15/08/21





### 3-Bit Adder

#### Full Adder





3-Bit Ripple Carry Adder

- We *could* design a circuit to perform binary subtraction, e.g. 3 4 = ?
- Instead, we use the properties of 2's complement encoding and our adder circuitry, since 3 4 = 3 + (-4).

minuend 
$$3-4=-1$$
 difference

#### subtrahend

• To perform a subtraction, convert the subtrahend to a 2's complement negative number:

• Then add the result to the minuend:

- So how do we implement a 2's complement negative conversion using digital logic?
- 1's complement:

| Inpu | Output |     |  |  |
|------|--------|-----|--|--|
| Sub? | In     | Out |  |  |
| О    | О      | О   |  |  |
| O    | 1      | 1   |  |  |
| 1    | O      | 1   |  |  |
| 1    | 1      | О   |  |  |

- So how do we implement a 2's complement negative conversion using digital logic?
- 1's complement:

$$Out = Sub \oplus In$$

| Inpu | Output |     |  |  |
|------|--------|-----|--|--|
| Sub? | In     | Out |  |  |
| О    | О      | О   |  |  |
| O    | 1      | 1   |  |  |
| 1    | O      | 1   |  |  |
| 1    | 1      | О   |  |  |

- So how do we implement a 2's complement negative conversion using digital logic?
- 1's complement:

• Add 1:  $C_{in} = 1$ .

| Inpu | ıts | Output |  |  |
|------|-----|--------|--|--|
| Sub? | In  | Out    |  |  |
| О    | О   | О      |  |  |
| O    | 1   | 1      |  |  |
| 1    | O   | 1      |  |  |
| 1    | 1   | О      |  |  |



# Multifunction Logic

When is an AND gate not an AND

gate?



|        | $s_1$ | О        | 1  | 1   |  |  |
|--------|-------|----------|----|-----|--|--|
|        | $s_0$ | 1        | О  | 1   |  |  |
| Inputs |       | Output O |    |     |  |  |
| a      | b     | AND      | OR | XOR |  |  |
| О      | О     | О        | О  | О   |  |  |
| O      | 1     | О        | 1  | 1   |  |  |
| 1      | O     | О        | 1  | 1   |  |  |
| 1      | 1     | 1        | 1  | O   |  |  |

# Multifunction Logic



SN74LVC1G99

www.ti.com

SCES609G - SEPTEMBER 2004-REVISED NOVEMBER 2013

#### **Ultra-Configurable Multiple-Function Gate With 3-State Output**

Check for Samples: SN74LVC1G99



| NO. OF INPUTS | AND/NAND FUNCTION | OR/NOR FUNCTION                   | ŌĒ | Α | В       | С       | D |
|---------------|-------------------|-----------------------------------|----|---|---------|---------|---|
| 2             | 3-state AND       | 3-state NOR, both inputs inverted | L  | L | Input 1 | Input 2 | L |

# Summary

• Combinational devices like muxes, encoders and adders are like high-level constructs in a programming language: they allow us to implement sophisticated functionality with minimal effort.